Advanced Packaging Techniques (Semi 101)
As Moore’s Law slows, advanced semiconductor packaging techniques are being adopted to integrate multiple chip types like logic, memory, and I/O into a single package, enhancing performance and cost-efficiency. This includes chiplet architectures, vertical die stacking connected by Through Silicon Vias (TSVs) with microbumps or hybrid bonding, and the use of interposers and substrates to manage dense connections.
Learn about advanced packaging techniques in this Semi 101 video and Lam's innovations that are enabling the precision, uniformity, and scalability required for this next generation in semiconductor manufacturing.
Related Chiplet
- DPIQ Tx PICs
- IMDD Tx PICs
- Near-Packaged Optics (NPO) Chiplet Solution
- High Performance Droplet
- Interconnect Chiplet
Related Videos
- Onshoring Advanced Packaging in the United States
- Propelling AI forward through Advanced Packaging Creativity
- Advanced Semiconductor Packaging Explained: Hybrid Bonding, Chiplets & Manufacturing Innovation
- Podcast - A Modular Future: Chiplets, AI, and Advanced Packaging
Latest Videos
- Cadence & Samsung: Chiplet Ecosystem Innovation for Edge AI | CadenceLive 2026
- How to accelerate innovation in IC technology with chiplets and 3D ICs
- Automated Multiphysics for 3D IC Success
- Tying Together Chiplets using Network-on-Chip
- Inside the AI Bottleneck: Data Movement, Chiplets, and System Scaling