Putting 3D IC to work for you
3D IC chiplet-based heterogeneous package integration represents the next major evolution in semiconductor design. It allows us to continue scaling system performance despite the physical limitation. By breaking functional systems into sub-functional chiplets and using advanced packaging integration technologies, we can create more complex, more powerful systems than ever before.
The challenge—and opportunity—for the industry is to lower the barriers to adoption of 3D IC design so that its benefits can become available industry-wide and not just the bleeding edge markets. Thus, the Chiplet Design Exchange (CDX) was formed within the Open Compute Project with the mission of developing easy-to-use, machine-readable design kits (3DKs).
With participation from EDA vendors, foundries, OSATs, and materials providers, the goal was to define standards and workflows for 3D IC design. In other words, a neutral, open foundation that enables efficient chiplet integration and reuse, accelerates innovation, and guarantees manufacturability across organizational boundaries.
To read the full article, click here
Related Chiplet
- DPIQ Tx PICs
- IMDD Tx PICs
- Near-Packaged Optics (NPO) Chiplet Solution
- High Performance Droplet
- Interconnect Chiplet
Related Blogs
- 3D-IC Design Tools: Cadence Workflows for Planning, Assembly, and Analysis
- Advancing 3D IC Design for AI Innovation
- Using Voltus IC Power Integrity to Overcome 3D-IC Design Challenges
- Marvell Joins Imec Automotive Chiplet Initiative to Facilitate Compute SoCs for Super-human Sensing
Latest Blogs
- Thermal Advances Driving Next-Gen AI Chip Design
- Designing the Future: How 3DIC Compiler Is Powering Breakthroughs Across the MultiDie Design Landscape
- Building out the Photonic Stack
- 2026 Predictions: System-Level Design, AI-Native Workflows, and the Rise of Multi-Die Compute Fabrics
- Accelerating Chiplet Integration in Heterogeneous IC Package Designs