Hybrid Bonding With Polymeric Interlayer Dielectric Layers Patterned by Nanoimprint Lithography
By Sungwoo Jeon; Sohwi Lee and Hyunsik Yoon
Seoul National University of Science and Technology, South Korea
Recent advancements in semiconductor technology have shifted the focus of innovation toward advanced packaging technologies featuring heterogeneous integration. Among these, hybrid bonding has garnered significant attention due to its potential for achieving higher integration density and reduced interconnect lengths. To alleviate thermal stress during high-temperature processes, polymeric interlayer dielectric (ILD) offers a promising solution owing to their compliant mechanical properties and strong bonding strength. In this work, we propose a simplified patterning method for polymeric dielectric layers based on thermal nanoimprint lithography (NIL). NIL enables the patterning of ILD layers using conventional polymers such as epoxy, as it does not require photoactive materials typically used in photolithography. In this study, a thermosetting epoxy resin based on diglycidyl ether of bisphenol A (DGEBA) was employed as the dielectric material. Using NIL followed by thermo-compression bonding, we achieved hybrid bonding with a 3μ m linewidth. The bonding strength of the Cu/epoxy interfaces was measured to lie between that of conventional Cu–Cu and epoxy–epoxy bonding, reflecting the dual contributions of metal diffusion and polymer crosslinking. These results demonstrate the feasibility of nanoimprint-based dielectric patterning for fine-pitch hybrid bonding and highlight its potential for high-density packaging and 3D integration, offering a viable alternative to traditional Through-Silicon Via (TSV)-based approaches.
To read the full article, click here
Related Chiplet
- Interconnect Chiplet
- 12nm EURYTION RFK1 - UCIe SP based Ka-Ku Band Chiplet Transceiver
- Bridglets
- Automotive AI Accelerator
- Direct Chiplet Interface
Related Technical Papers
- Revamping the Semiconductor Industry with Hybrid Bonding
- Thermal Issues Related to Hybrid Bonding of 3D-Stacked High Bandwidth Memory: A Comprehensive Review
- Occamy: A 432-Core 28.1 DP-GFLOP/s/W 83% FPU Utilization Dual-Chiplet, Dual-HBM2E RISC-V-based Accelerator for Stencil and Sparse Linear Algebra Computations with 8-to-64-bit Floating-Point Support in 12nm FinFET
- Hecaton: Training and Finetuning Large Language Models with Scalable Chiplet Systems
Latest Technical Papers
- LaMoSys3.5D: Enabling 3.5D-IC-Based Large Language Model Inference Serving Systems via Hardware/Software Co-Design
- 3D-ICE 4.0: Accurate and efficient thermal modeling for 2.5D/3D heterogeneous chiplet systems
- Compass: Mapping Space Exploration for Multi-Chiplet Accelerators Targeting LLM Inference Serving Workloads
- Chiplet technology for large-scale trapped-ion quantum processors
- REX: A Remote Execution Model for Continuos Scalability in Multi-Chiplet-Module GPUs