Rapid AI and HPC Requires Collaboration and Co-optimization
Martijn Pierik, Kiterocket
EETimes (June 13, 2024)

I recently attended the IEEE 74th Electronic Components and Technology Conference (ECTC) in Denver, Colorado. Held May 28-31, the event had an attendance of 2,000 registrants over four days. There were 379 technical papers presented, many with a focus on hybrid bonding, substrate scaling technologies for chiplets, and other key challenges related to the critical role that advanced packaging plays in enabling the fast-growing AI and high-performance computing (HPC) markets.
To say it bluntly, advanced packaging is sexy! From Taiwan Semiconductor Manufacturing Co. (TSMC) and Intel to Google and Meta, everyone was present because these are the technologies we need to power the next industrial revolution: AI.
In her keynote address, Keren Bergman of Columbia University discussed the unprecedented growth of AI applications in data centers—growing at a rate of six orders of magnitude in the last six years—and the need for optical interconnect technologies to increase energy efficiency and bandwidth density. Her presentation, “Petascale Photonic Chip Connectivity for Energy-Efficient AI Computing,” made a strong case for bringing photonics into compute sockets using heterogenous integration—a technology she expects to become commercially available no sooner than 2027.
Hybrid bonding was another hot topic covered widely at the conference; it is expected to be the successor to microbumps in devices requiring high-bandwidth data transmission. However, there are still a number of challenges that need to be addressed.
To read the full article, click here
Related Chiplet
- Interconnect Chiplet
- 12nm EURYTION RFK1 - UCIe SP based Ka-Ku Band Chiplet Transceiver
- Bridglets
- Automotive AI Accelerator
- Direct Chiplet Interface
Related News
- ASE Announces FOCoS-Bridge With TSV; Latest Package Technology Reduces Power Loss by 3x for Next-Generation AI and HPC Applications
- Silicon Box Ships 100M Units, Proves Advanced Panel-Level Packaging Ready for AI, HPC era
- YES Selected to Deliver Full Portfolio of Advanced Packaging Tools for Glass Panel AI and HPC Applications by a Leading AI Infrastructure Supplier
- CEA-Leti to Report Latest Results on 3-Layer Integration, High Density TSVs & Other Packaging Topics at ECTC 2024, May 28-31
Latest News
- Qualcomm Completes Acquisition of Alphawave Semi
- Cadence Tapes Out UCIe IP Solution at 64G Speeds on TSMC N3P Technology
- Avnet ASIC and Bar-Ilan University Launch Innovation Center for Next Generation Chiplets
- SEMIFIVE Strengthens AI ASIC Market Position Through IPO “Targeting Global Markets with Advanced-nodes, Large-Die Designs, and 3D-IC Technologies”
- FormFactor Expands Silicon Photonics Test Capabilities With Acquisition of Keystone Photonics