RISC-V Chiplets, Disaggregated Die, and Tiles
Scalable High-Performance Computing SoC Design with RISC-V
Whether you refer to the design concept as a disaggregated die, tiles, chiplets, or good ol’ multi-chip modules, a growing trend among SoC designers is making the interposer act like a ‘mainboard’ to host multiple chips. Together, these chips form a coherent whole product intended for a specific market and offer both advanced workload performance and efficiency benefits.
The technology industry is shifting to custom designs, replacing traditional general-purpose CPU and discrete accelerator platforms. Instead, the computing platform can implement application-specific processing requirements at many levels, down to the instruction set architecture (ISA). Enabling this industry shift is central to SiFive’s mission and why SiFive’s founders invented RISC-V a decade ago.
To read the full article, click here
Related Chiplet
- Interconnect Chiplet
- 12nm EURYTION RFK1 - UCIe SP based Ka-Ku Band Chiplet Transceiver
- Bridglets
- Automotive AI Accelerator
- Direct Chiplet Interface
Related Blogs
- RISC-V and Chiplets: A Panel Discussion
- Why Chiplets and why now?
- What are Chiplets and how they Assemble Into the Most Advanced SoCs
- How Disruptive will Chiplets be for Intel and TSMC?
Latest Blogs
- Thermal Management in 3D-IC: Modeling Hotspots, Materials, & Cooling Strategies
- 3D Chips: Socionext Achieves Two Successful Tape-Outs in Just Seven Months
- Intel Foundry Collaborates with Partners to Drive an Open Chiplet Marketplace
- 3D-IC Packaging: Wafer Stacking, Hybrid Bonding, and Interposer/RDL Techniques
- Through-Silicon Vias (TSVs): Interconnect Basics, Design Rules, and Performance